# Automated Design Flow for Diode-Based Nanofabrics

KUSHAL DATTA, ARINDAM MUKHERJEE, and ARUN RAVINDRAN The University of North Carolina Charlotte

We present an automated design flow for minimizing the use of diodes and switches (active devices) in design implementations on a nanofabric based on chemically self-assembled electronic nanotechnology as proposed in Goldstein and Budiu [2001]. Connectivity and logic in the nanofabric are realized using the switch and diode behaviors of molecular devices, unlike very large scale integrated (VLSI) circuits where complementary metal-oxide semiconductor (CMOS) gates are used. Similar to the optimization goal of reducing the number of gates in VLSI designs to minimize area, power dissipation, and delay, decreasing the number of switches and diodes used in the nanofabric can potentially minimize design implementation area and power dissipation, besides reducing the delay and signal drop between latched stages in order to improve performance. An integrated placement, topology selection, and routing approach for design implementation on the nanofabric is proposed. Note that this problem is fundamentally different from CMOS VLSI placement and routing because of the inherent routing-dependent logic realization in our target nanofabric. To the best of our knowledge this is the first reported work on automated integrated placement, topology selection, and routing for diode-based nanofabrics. A practical and scalable simulated annealingbased placement and routing algorithm has been implemented. On average, the integrated placement and routing approach achieves a reduction of 12% in the number of switches and diodes used for MCNC benchmarks, compared to separate placement and routing optimization results. The maximum reduction achieved in the number of active devices using our approach is 24%, and in general, we observed that the bigger the benchmark, the larger the improvement achieved.

Categories and Subject Descriptors: B.6 [Logic Design]

General Terms: Design, Algorithms

Additional Key Words and Phrases: Automatic synmthesis, optimization

## 1. INTRODUCTION

#### 1.1 Motivation

Although complementary metal-oxide semiconductor (CMOS) technology is expected to dominate in the next 10 years [Semiconductor Industries Association

Authors' address: Department of Electrical and Computer Engineering, The William States Lee College of Engineering, The University of North Carolina at Charlotte, 9201 University City Blvd., Charlotte, North Carolina 28223; email: amukherj@uncc.edu.

Permission to make digital or hard copies of part or all of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or direct commercial advantage and that copies show this notice on the first page or initial screen of a display along with the full citation. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, to republish, to post on servers, to redistribute to lists, or to use any component of this work in other works requires prior specific permission and/or a fee. Permissions may be requested from Publications Dept., ACM, Inc., 2 Penn Plaza, Suite 701, New York, NY 10121-0701 USA, fax +1 (212) 869-0481, or permissions@acm.org. © 2006 ACM 1550-4832/06/0700-0219 \$5.00

Roadmap (SIAR)], alternative cheaper technologies are expected to become viable thereafter. Besides reaching the physical limits of scaling in current CMOS technology, the high cost associated with chip masks and future fabrication plants poses an insurmountable economic challenge to commercial nanometerscale lithography. A more likely development in the near future is CMOL, the integration of CMOS with molecular-scale nanodevices [Strukov and Likharev].

Chemically self-assembled electronic nanotechnology, henceforth referred to as nanofabric, presents another alternative to the CMOS technology [DeHon 2005; Goldstein and Budiu 2001; Mishra and Goldstein 2003]. Chemical processes are used, often in conjunction with lithography, to self-align and self-assemble nanoscale molecules such that they exhibit switching behavior. Low cost nanofabrics with density of active devices as high as  $10^{12}$  per cm<sup>2</sup> has been predicted in Ma et al. [2005]. Although these nanofabrics do not exist as yet, they are expected to provide unparalleled operation performance of up to  $10^{20}$  operations per cm<sup>2</sup>/second with manageable power dissipation. Unlike CMOS VLSI, the stochastic nature of the chemical self-assembly process limits the reliability of nanofabrics. Nanofabrics based on two terminal nanodevices such as diodes are expected to be more reliable than those based on three terminal devices [Mishra and Goldstein 2003].

#### 1.2 Our Research

In this work, we propose an integrated placement, topology selection, and routing scheme to minimize the number of diodes and switches required for design implementations on the chemically self-assembled molecular diode-based nanofabric proposed in Goldstein and Budiu [2001]. In traditional CMOS VLSI circuits, one of the main optimization goals is to reduce the number of gates because this typically results in high performance designs. Connectivity and logic in the nanofabric are realized using the switch and diode (active devices) behaviors of molecular devices and decreasing the number of such active devices can potentially minimize design implementation area and power dissipation, besides reducing delay and signal drop between latched stages (to improve performance). We show that placement, net topology selection, and routing together determine the total number of switches and diodes required to implement a design on the nanofabric and present a simulated annealing [Kirkpatrick et al. 1983]-based nanofabric automated layout solution to minimize this number.

Our contributions in this article include formulation of an integrated placement, topology selection and routing problem, and development of an automated design flow for design implementation on a diode-based nanofabric. We identify constraints unique to the nanofabric such as routing-dependent logic realization, which arise from its physical properties. We incorporate these constraints in a simulated annealing-based placement and routing algorithm. The effectiveness of our integrated placement, topology selection and routing technique has been demonstrated on MCNC benchmark circuits. Future work in this area can be benchmarked against our results.

## 1.3 Article Organization

The remainder of this article is organized as follows. Recent work relevant to this article is discussed in the next section, followed by a description of the target nanofabric in Section 3. The effects of placement, topology selection and routing on the number of diodes and switches used, is also discussed in this section. Automated flows for implementing designs on the nanofabric are introduced in Section 4, and, in Section 5, we explore the variables and constraints that should be satisfied for design implementations on the nanofabric. In Section 6, we incorporate the constraints in an integrated placement, topology selection, and routing simulated annealing algorithm. Results are discussed in Section 7, followed by the conclusions in Section 8.

### 2. BACKGROUND

The first step in manufacturing bottom-up chemically self-assembled nanofabrics is to create the devices and wires. Researchers have created a variety of interesting molecular devices including resonant-tunneling diode (RTD) devices [Chen et al. 1999; Chen and Reed 2000], programmable molecular switches [Collier et al. 2000], carbon nanotube transistors [Cui and Lieber 2001; Rueckes et al. 2000], and diodes [Huang et al. 2001a]. Wires which have diameters of only a few nanometers have also been fabricated, for example, single-crystal nanowires [Cui et al. 2001; Huang et al. 2001b; Kamins et al. 2000; Morales and Lieber 1998] and carbon-nanotube wires [Soh et al. 1999]. Some nanoscale wires can be used as more than just conductors, they can also be used as active devices [Collier et al. 1999; Cui and Lieber 2001; Derycke et al. 2001; Trans et al. 1998; Wind et al. 2000]. During chemical self-assembly, dimensions of nanowires and spacing between them are controlled to nanometer scales using molecular seed catalysts.

An interesting consequence of all these devices is the ability to store state and implement switching at a wire crossing, that is, the switch device itself holds its state. Even if 35nm silicon feature sizes (which might imply 70–90nm wire pitches) can be achieved in silicon circuits, the density difference between 20nm-spaced nanotubes or silicon nanowires [Cui et al. 2001; Huang et al. 2001b; Kamins et al. 2000; Morales and Lieber 1998] and the 35nm silicon wires will be greater than the (roughly 80nm/20nm) wire feature size difference. This implies a  $16 \times$  reduction in area, and, consequently, a similar reduction in power dissipation. The difference in relative costs also has an impact on architecture. Whereas full crossbars in silicon are switch-dominated, motivating their depopulation for compactness, crossbars in this technology can be fully populated with no density penalty.

Using the current success and understanding of chemical self-assembly, Luo et al. [2002] has manufactured a working  $8\times 8$  memory array in collaboration with researchers at HP Labs. DeHon [2003] proposes an architecture based on crossed arrays of nanowires and carbon nanotube transistors. These crossed arrays can act as memory cores, programmable logic array planes for computation, and crossbars for interconnection—all the key elements needed to implement designs. However, the effective crosspoint density of nanofabrics is

reduced due to the CMOS and address support needed for each subarray. To overcome this problem, DeHon et al. [2003] propose an address decoder that uses a small number of microscale control wires to selectively activate one of a large number of nanowires.

Chemical self-assembly as a stochastic process will not always produce precise alignment of structures. It is much easier to bring two terminals into precise proximity than to do the same with three terminals. Hence, two terminal devices such as diodes are more reliably fabricated on a nanofabric compared to three terminal transistors [Mishra and Goldstein 2003]. Goldstein and Budiu [2001] and Stan et al. [2003] suggest an architecture based on molecular-scale electronic building blocks with only two terminal devices. For the design optimization flow presented in this article, we consider the nanofabric architecture suggested in these works. This nanofabric will be referred to as our *target nanofabric* in the remainder this article.

Our target nanofabric has a lot of similarity with VLSI field programmable gate arrays (FPGAs). Similar to the crosspoint logic and switching elements in the nanofabric, FPGAs have slices for logic implementation, and switching blocks and interconnect tracks for routing. FPGAs are broadly categorized as island-style with logic slices separated from each other by routing resources, and nonisland-style with clustered logic slices. VPR [Betz and Rose 1997; Betz et al. 1999] is the current public domain state-of-the-art FPGA placer and router. VPR's core is a simulated annealing algorithm [Kirkpatrick et al. 1983] that uses a net semiperimeter metric to estimate the routability of a placement. VPR consistently produces high quality placements. Due to a strong prevalence of routing rich island-style FPGA architectures, VPR's placement algorithm is primarily targeted to island-style FPGAs. Existing design automation flows for FPGAs are quite mature, and this motivates us to build on these design flow algorithms while optimizing design implementations on the target nanofabric. Since the simulated algorithm in VPR gives the best result for island-style FPGAs, which are architecturally similar to the target nanofabric, the design flow that we present in the article is based on simulated annealing.

In [Datta et al. 2005], we presented a simulated annealing-based topology selection and routing algorithm for placed designs on a molecular diode-based nanofabric to reduce the number of diodes and switches. However, the method is limited by the initial placement which is optimized for VLSI FPGAs and not the target nanofabric. In this article, we extend the work of [Datta et al. 2005] by integrating the placement, topology selection and routing phases for more optimal results.

#### 3. MOLECULAR DIODE-BASED NANOFABRICS

Our target nanofabric [Stan et al. 2003] is manufactured in a bottom-up fashion, where the basic components such as wires and switches are first chemically self-assembled, and then aligned and grouped into regular arrays through self-assembly to form complete systems. Two planes of aligned wires are combined to form a 2D grid (of the order of a few microns) with configurable molecular switches at the crosspoints. The self-assembly process does not allow for



Fig. 1. Nano architecture.

precise end-to-end connections between nanowires, and hence, all connections are made at crosspoints of orthogonally aligned wires. Molecular latches based, on resonant tunneling diodes, are used for saving states and restoring signals [Goldstein and Rosewater 2002]. A post fabrication configuration step is used to realize circuits on the nanofabric.

Similar to an FPGA, our target molecular diodebased nanofabric is a regular 2D mesh of interconnected computing units (nanoblocks) and routing switches (switch blocks). A nanoblock can be programmed after fabrication to implement logic functions. As dictated by fabrication constraints, outputs of a nanoblock can either go out through the south or east sides (SE), or through the north and west sides (NW). The respective inputs can only come in through the sides unused by the outputs. The switch block is the area between nanoblocks where the input and output wires of the nanoblocks overlap, and it can be configured to route signals between nanoblocks. In Figure 1, we show a nanofabric where NW and SE nanoblocks are arranged along alternate diagonals. A switch block between two SE (left) and NW (right) nanoblocks in a row will have inputs coming in through the east and west sides and outputs going out through that north and south sides (NS switchblock), while that between two NW (left) and SE (right) nanoblocks will have inputs coming in through the north and south sides and outputs going out through the east and west sides (WE switch block). This arrangement of nanoblocks and switch blocks allow for the realization of signal flow from any point on the fabric to any other point.

#### 3.1 Nanoblock

As shown in Figure 2(a), a nanoblock consists of (i) the molecular logic array (MLA), (ii) the molecular latches (useful for saving states and restoring signal levels), and (iii) the I/O area used to connect the nanoblock to its neighbors [Goldstein and Budiu 2001]. The MLA is composed of two orthogonal sets of wires. At each crosspoint lies a configurable molecular switch, which acts like a diode if configured to be on [Goldstein and Budiu 2001]. The direction of



Fig. 2. Nanoblock and switch block [Goldstein and Budiu 2001].

current flow through the diode is determined during fabrication and is non-reconfigurable. A vertical wire drives the anode of the diode, while the cathode is connected to a horizontal wire; this is determined by fabrication constraints. The MLA implements Boolean functions using diode-resistor logic. The drawbacks of this logic style are that signals degrade and have to be restored using latches and that complements of signals have to be separately generated and cannot be obtained by inversion of the signal, as inverters cannot be realized.

## 3.2 Switch Block

A switch block is similar to an MLA without power and ground connections. As shown in Figure 2(b), a switch block is formed by 4 nanoblocks; crossing horizontal and vertical wires from the surrounding nanoblocks are connected by configurable molecular switches. If the nanoblocks have R rows and C columns each, the number of vertical wires in the switch block is 2C, and the number of horizontal wires is 2R. For the configuration of a switch block shown in Figure 2(b), a maximum of 4RC crosspoints can be formed.

## 3.3 Layout

Figure 3 shows the realizations of different basic functionalities using the dioderesistor logic in an SE nanoblock. AND and OR functions can be realized using signals to drive either the cathodes or the anodes of the diodes in the nanoblock (figures 3(b) and 3(d)). Using the complements of the signals and DeMorgan's law, NOR and NAND functions can be realized from the AND and OR functions, respectively (Figures 3(c) and 3(e)). Due to the fabrication constraints, signals have to enter the nanoblock from the west side for an AND (product) term realization and from the north side for an OR (sum) term realization. Note that a product term is available in a vertical wire connected to the anodes



Fig. 3. Functional mapping in a nanoblock.

of the diodes, while a sum term is available in a horizontal wire connected to the cathodes of the diodes. However, a signal entering the nanoblock vertically can be rerouted horizontally within the nanoblock for use in a product term. This is shown in Figure 3(g) where the signal A enters the nanoblock's north side to drive the anode of a diode, and the same signal is available on the horizontal wire connected to the cathode of the diode. Similarly, a signal entering the nanoblock horizontally can be rerouted vertically within the nanoblock as shown in Figure 3(f). This signal can then be used in a sum term. Similar arguments exist for the NW nanoblocks. Note that topology selection and routing determine the direction of entry of signals in a nanoblock, and hence affect the number of diodes required to reroute signals for functional realizations.

Figure 4 shows branching inside nanoblocks and switch blocks. In Figure 4(a), we have show how a signal entering an SE nanoblock from the west side is rerouted to drive a vertical wire. At the output of the nanoblock, we have the same signal as output from both the east and south sides. Similarly, 2-way branching of a signal entering a nanoblock from the north side is shown in Figure 4(b). Branching of signals inside NS and WE switch blocks are shown for a signal A entering the switch blocks from the west and north sides, respectively, in Figures 4(c) and 4(d). The crosspoints inside the switch blocks are molecular switches that can be configured after fabrication.



Fig. 4. Branching inside nanoblocks and switch blocks.

Similar to VLSI circuits, net lengths are determined by the placement of logic blocks on nanofabrics. Nanoblocks can be used for pass-through signals which do not require use of any diode if no signal rerouting is involved; a net can enter a SE nanoblock through the north or the west side and go out through the south or east side, respectively. However, a net cannot be routed through a switch block without changing direction at least once (refer to Figure 1). This is because of the input-output direction constraints on switch blocks and hence, routing a net through a switch block involves the use of a switch. Note that a switch block is always used to route a net between any two nanoblocks. A net can also be routed between two switch blocks along a diagonal. Referring to Figure 1, consider a net to be routed between two NS switch blocks on the same diagonal. The net going out north from one switch block enters a NW nanoblock from the south side, goes out of the nanoblock through the west side after a directional rerouting, and enters the other NS switch block from the east side. As explained in Figure 3, a directional rerouting inside a nanoblock uses a diode. Hence, routing of a net between two nanoblocks or two switch blocks requires one or more switches and/or diodes. Since placement determines net lengths, it directly affects the number of diodes and switches used for routing nets.

### 4. NANOEDA DESIGN FLOWS

A nanofabric is similar to an FPGA because of the regular 2D array structure and reconfigurability. Hence, FPGA-inspired electronic design automation flows can be developed for automatic implementations of complex designs on nanofabrics. We refer to these as NanoEDA design flows.

We start with the blif description of an MCNC benchmark circuit (www.mcnc. org) that has been minimized in terms of literals using SIS [www-cad. eecs.berkeley.edu]. FlowMap [http://ballade.cs.ucla.edu/software\_release/rasp/htdocs] is used to decompose the blif netlist into 4-input 1-output functions. VPack is used next to pack the 4-input 1-output blocks and flip flops together. (http://www.eecg.toronto.edu/ $\sim$ vaughn/vpr/vpr.html)

In our first NanoEDA design flow, the netlist file generated by VPack is placed using a tool that we developed. This placer uses a simulated annealing (SA)-based algorithm to minimize a cost function that takes into account both the wire length and routing density. SA is a very well known optimization technique that falls into the category of hill climbing heuristics. This method accepts temporarily inferior solutions with the hope of overcoming locally optimal

solutions and obtains globally optimum ones. A parameter used in the SA algorithm, temperature, starts off initially at a high value and gradually cools down during the heuristic—the higher the temperature, the higher the tendency of the algorithm to accept inferior solutions. Of course, each solution point has to be feasible and satisfy all constraints. A detailed description of our placement algorithm is given in Section 6. For each net in the placed nanofabric, we then proceed to find a feasible topology and routing solution that minimizes the number of diodes and switches used. An optimal scalable SA algorithm for routing is presented in Section 6. The result of this step is an optimized nanofabric layout.

Our second NanoEDA design flow is obtained by the integrated optimizations of placement, topology selection and routing such that the number of diodes and switches used is minimized. This design flow also starts from the VPack netlist, but combines the placement, topology selection and routing steps into one. Section 6 explains this approach in detail, and, as shown by the results in Section 7, the integrated optimization flow gives us the best results.

The next section establishes the design variables and constraints that need to be satisfied by the NanoEDA design flows discussed previously. Section 6 discusses implementations of the NanoEDA design flows based on simulated annealing.

### 5. DESIGN SPACE DESCRIPTION

The targeted design space has multiple placements or mapping of logic blocks to nanoblocks and multiple potential routes and topologies for different nets in any placement. For a given placement, the nanofabric is mapped to a directed graph where all nanoblocks and switch blocks are vertices, and their interconnections are directed edges. Vertices corresponding to nanoblocks with mapped logic are marked with input and output net names. For each net we do a depth-first search (DFS) on the graph, starting from the vertex corresponding to the net source. The search space is limited by a user-defined bounding box, which is initially set equal to the dimension of the net bounding box. In case no viable route for the net is found, the bounding box is adaptively increased.

Consider a SE nanoblock N where inputs can only enter through the north or west sides. We shall use the word "equation" to generally include inequations as well. For any signal  $l_i$  entering N, there are three integer variables (with values 0 or 1)  $w_i$ ,  $n_i$ , and  $b_i$ , respectively, denoting whether  $l_i$  enters N through the west, north, or through both north and west sides. Since only one of these entries is possible, we have

$$\forall l_i \in N : w_i + n_i + b_i = 1. \tag{1}$$

The signal  $l_i$  has a one-to-many mapping to  $l_{kj}^x$ , where x denotes a sum-of-product (SOP) function  $\mathbf{f}^x$  in N that depends on  $l_i$ , and k denotes the corresponding literal in the jth product term. All the associated variables  $w_i$ ,  $n_i$ , and  $b_i$  are similarly mapped to  $w_{kj}^x$ ,  $n_{kj}^x$ , and  $b_{kj}^x$ . If  $l_i$  is involved in a product-of-sum (POS) function  $\mathbf{f}^y$  in N, it is mapped to  $l_{pm}^y$ , where p denotes a literal in the mth sum term. The variables  $w_i$ ,  $n_i$ , and  $b_i$  will be respectively mapped to  $w_{pm}^y$ ,

 $n_{pm}^x$ , and  $b_{pm}^x$ . The following equation shows our representation of an SOP and a POS function. The SOP function  $\mathbf{f}^x$  has  $\mathbf{J}^x$  product terms in the sum, and  $K_j^x$  represents the number of literals in the jth product term. Similarly, the POS  $\mathbf{f}^y$  has  $\mathbf{M}^y$  sum terms in the product, and  $P_m^y$  represents the number of literals in the mth sum term.

$$f^{x} = \sum_{j=1}^{J^{x}} \left( \prod_{k=1}^{K_{j}^{x}} l_{kj}^{x} \right) \quad f^{y} = \prod_{m=1}^{M^{y}} \left( \sum_{p=1}^{P_{m}^{y}} l_{pm}^{y} \right)$$
 (2)

The total number of diodes required to implement  $f^x$  is given by

$$D_{sop}^{x} = \sum_{j=1}^{J^{x}} \sum_{k=1}^{K_{j}^{x}} \left( w_{kj}^{x} + 2n_{kj}^{x} + b_{kj}^{x} \right) + J^{x}.$$
 (3)

Explanation of Equation (3) follows. For any signal  $l_i$ , one and only one of the variables  $w_{kj}^x$  or  $n_{kj}^x$  or  $b_{kj}^x$  will be "1", depending on whether  $l_i$  enters N through the west, or north, or both north and west sides. If  $l_i$  enters N through the west side  $(w_{kj}^x=1 \text{ or } b_{kj}^x=1)$ , only one diode will be required to realize  $l_i$  as a literal  $l_{kj}^x$  in the jth product term. If  $l_i$  enters N only through the north side, one diode will be required to change its direction, and another diode will be required to realize  $l_i$  as a literal  $l_{kj}^x$  in the jth product term. Thus if  $n_{kj}^x=1$ , we need two diodes; and hence, the multiplier 2 in the expression  $(w_{kj}^x+2n_{kj}^x+b_{kj}^x)$ . Now there are  $K_j^x$  literals in the jth product term, and therefore, a summation of the diodes over all  $K_j^x$  literals gives us the number of diodes required to implement the jth product term  $(\sum_{k=1}^{K_j^x}(w_{kj}^x+2n_{kj}^x+b_{kj}^x))$ . The outermost summation in Equation (3) calculates the number of diodes required to implement all the different  $J^x$  product terms in the SOP function  $f^x$ . Finally,  $J^x$  diodes are required to realize the output sum term of  $f^x$ .

Similarly, the total number of diodes required to implement  $f^{y}$  is

$$D_{pos}^{y} = \sum_{m=1}^{M^{y}} \sum_{p=1}^{P_{m}^{y}} \left( 2w_{pm}^{y} + n_{pm}^{y} + b_{pm}^{y} \right) + M^{y}.$$
 (4)

Again, two diodes are required if a signal enters N through the west side and is involved in a sum—one to change the signal direction, and the other to realize the sum term. The inner summation over  $P_m^y$  literals calculates the number of diodes in the pth sum term, and the outer summation over  $M^y$  calculates the number of diodes required to implement all the sum terms in  $f^y$ . Finally,  $M^y$  diodes are required to realize the output product term. The total number of diodes required to realize X SOP functions and Y POS functions, all independent of each other, is given by:

$$D = \sum_{x=1}^{X} D_{sop}^{x} + \sum_{y=1}^{Y} D_{pos}^{y}.$$
 (5)

Let R(N) be the maximum number of horizontal rows in N that constrains the use of horizontal wires by all signals associated with N as follows:

$$\forall l_i \in N : \sum_i (n_i \cdot t_i) + \sum_i (w_i + b_i) + X + \sum_{y=1}^Y M^y \le R(N).$$
 (6)

Here  $t_i$  is an integer variable in (0, 1), which is 1 if  $l_i$  is involved in any product term. So if  $l_i$  enters N from the north side such that  $n_i = 1$ , and if  $l_i$  is involved in a product term such that  $t_i = 1$ , then  $l_i$  needs to be routed horizontally to drive the cathode of a diode as shown in Figure 3. Hence the term  $(n_i \cdot t_i)$  evaluates to 1 in Equation (6) and accounts for one row that is used up to reroute the signal  $l_i$  horizontally. The summation of similar terms over all signals entering N from the north side and involved in a product computation is the first term in Equation (6). The second term in Equation (6) is the summation over all signals entering N from the west side (including signals that enter N from both north and west sides). Since such a signal uses up one horizontal row in N, the second summation term in Equation (6) calculates the number of horizontal rows required by these signals. The third term X in Equation (6) is the total number of final sum outputs (one per SOP function) in N, while the fourth term is the summation over all intermediate sum terms in all the Y POS functions in N. Note that  $M^y$  is the number of sum terms in any particular POS function  $f^y$ .

A similar constraint for the vertical wires in N is given by

$$\forall l_i \in N : \sum_i (w_i \cdot s_i) + \sum_i (n_i + b_i) + Y + \sum_{x=1}^X J^x \le C(N).$$
 (7)

Here  $s_i$  is an integer variable in (0, 1), which is 1 if  $l_i$  is involved in any sum term. C(N) is the maximum number of columns in N.

Subfunction Sharing. Consider an SOP function  $f^x$  in an SE nanoblock N, with a subfunction f as one of its sum terms (f can be potentially shared among several functions in N). If f is evaluated outside N, it is treated as an input and nothing changes with respect to our previous discussions. If f is evaluated inside N, two situations arise. First, f is a POS, in which case it is available on a vertical wire. In this case, just 1 diode is required to realize the final sum term of the SOP function. This diode has already been considered in Equation (3). Second, if f is an SOP function, however, it is available on a horizontal wire, and it has to be rerouted vertically to realize  $f^x$ . In this case, an extra diode is required, and an extra column is used up. If there are  $\Gamma$  such functions,  $D^x_{sop}$  is modified as shown in Equation (8), and the constraint Equation (7) is modified as shown in Equation (10).

Similarly, for sharing  $\Theta$  POS subfunctions as product terms in a POS function  $f^y$ ,  $D^y_{pos}$  is modified as shown in Equation (8), and constraint Equation (6) is modified as shown in Equation (9). Here *LHS* stands for left-hand side. In this case, extra diodes and rows are used up to reroute vertical signals horizontally so that they can be product terms for  $f^y$ . The total number of required diodes

D has been modified as shown in Equation (8).

$$\tilde{D}_{sop}^{x}=D_{sop}^{x}+\Gamma, \tilde{D}_{pos}^{y}=D_{pos}^{y}+\Theta$$

$$D = \sum_{x=1}^{X} \tilde{D}_{sop}^{x} + \sum_{y=1}^{Y} \tilde{D}_{pos}^{y}$$
 (8)

$$LHS(6) + \Theta < R(N) \tag{9}$$

$$LHS(7) + \Gamma \le C(N) \tag{10}$$

Pass-Through Signals. Let us consider an SE nanoblock N, where  $l_v$  represents a signal that passes through N, but is not involved in its functionality. We define the following integer variables in (0,1):  $u_v^w$  (which is 1 if  $l_v$  enters N through the west side),  $u_v^n$  (which is 1 if  $l_v$  enters N through the north side),  $u_v^{we}$  (which is 1 if  $l_v$  enters N through the west side and exits N through the east side),  $u_v^{me}$  (which is 1 if  $l_v$  enters N through the west side and exits N through the south side),  $u_v^{ne}$  (which is 1 if  $l_v$  enters N through the north side and exits N through the south side), and  $u_v^{ne}$  (which is 1 if  $l_v$  enters N through the north side and exits N through the south side). We do not allow a pass-through signal to enter a nanoblock from both sides; this prevents the formation of cycles in a route. This constraint is implemented as

$$u_n^w \ge u_n^{we}, u_n^w \ge u_n^{ws}, u_n^n \ge u_n^{ne}, u_n^n \ge u_n^{ns}, u_n^w + u_n^n \le 1.$$
 (11)

Also, Equation (11) relates the exit variable(s) of a signal to the corresponding entry side variable.

We have allowed for 2-way branching of pass-through variables inside N—this will lead to automatic selection of net topology. The following constraint ensures that a signal may enter N through either the west or the north side, and then go out through the east or south sides, or both.

$$\forall l_v \in N : (u_v^w + u_v^n) \le (u_v^{we} + u_v^{ws} + u_v^{ne} + u_v^{ns}) \le 2$$
 (12)

A pass-through variable will use up a row if it either enters through the west side, or if it exits through the east side of N. This is shown in Equation (13), which modifies Equation (9).

$$LHS(9) + \sum_{v} \left( u_v^w + u_v^{ne} \right) \le R(N) \tag{13}$$

Similarly, a pass-through variable will use up a column if it either enters through the north side, or if it exits through the south side of N. This is shown in Equation (14), which modifies Equation (10).

$$LHS(10) + \sum_{v} \left( u_v^n + u_v^{ws} \right) \le C(N) \tag{14}$$

Since a single diode is required to change signal directions, but not to pass through the signal, the total number of diodes used is incremented by the number of pass-through literals that are required to be directionally rerouted inside N.

$$D = \sum_{x=1}^{X} \tilde{D}_{sop}^{x} + \sum_{v=1}^{Y} \tilde{D}_{pos}^{y} + \sum_{v} (u_{v}^{ne} + u_{v}^{ws})$$
 (15)

The entire analysis in this section has been for SE nanoblocks. The equations presented will also hold for NW nanoblocks if east is replaced by west and vice versa, and north is replaced by south and vice versa.

Switch Block Variables. The e variables for signals routed through a switch block correspond to the u variables of pass-through signals through nanoblocks. Consider a WE switch block (SB) with inputs coming in from the north and south sides, and outputs going out through the east and west sides. The total number of switches used, S, is equal to the number of exit points of a signal from SB over all signals in the set  $\{l_v\}$  routed through SB.

$$\forall l_v \in SB : S = \sum_{v} \left( e_v^{ne} + e_v^{nw} + e_v^{se} + e_v^{sw} \right) \tag{16}$$

The following constraint ensures a fanout of at most 2 inside a switch block. Variables involved with branching lead to automatic topology selection during the optimization.

$$(e_n^n + e_n^s) \le (e_n^{ne} + e_n^{nw} + e_n^{se} + e_n^{sw}) \le 2 \tag{17}$$

Similar to the cycle breaking constraints for pass-through signals for nanoblocks, the following constraints ensure that a certain signal enters either through the north or the south side of a switch block.

$$e_v^n \ge e_v^{ne}, e_v^n \ge e_v^{nw}, e_v^s \ge e_v^{se}, e_v^s \ge e_v^{sw}, e_v^n + e_v^s \le 1$$
 (18)

Since a switch block is formed by wires entering and leaving a nanoblock, the maximum number of north-entering wires in the WE switch block SB is equal to the number of columns  $(C(N_n))$  of an SE nanoblock  $N_n$  above it, and the number of south-entering wires in SB is equal to the number of columns  $(C(N_s))$  of an NW nanoblock  $N_s$  below it:

$$\sum_{v} e_v^n \le C(N_n), \sum_{v} e_v^s \le C(N_s). \tag{19}$$

Similarly, the maximum number of wires leaving SB through the east side is limited by the number of rows  $(R(N_{\rm e}))$  of its east side SE nanoblock  $N_{\rm e},$  and the maximum number of wires leaving SB through the west side is limited by the number of rows  $(R(N_{\rm w}))$  of its west side NW nanoblock  $N_{\rm w}$  as given by

$$\sum_{v} e_{v}^{ne} + \sum_{v} e_{v}^{se} \le R(N_{e}), \sum_{v} e_{v}^{nw} + \sum_{v} e_{v}^{sw} \le R(N_{w}).$$
 (20)

In practice, all nanoblocks will have the same number of rows and columns, but the number of rows need not be the same as the number of columns. The analysis in this section has been for a WE switch block. The equations will hold for NS switch blocks as well if south is replaced by east and vice versa, and north is replaced by west and vice versa.

The cost function to minimize is (D+S) over all the nanoblocks and switch blocks used in the design implementation. Given a nanofabric architecture, available space on the nanofabric, and a placement, some of the w, n, b, u, and e variables will be constant values. For example, a net might have a unique

route such that the b variables of the corresponding signal will be 0, certain n, w, u, and e variables will be set to 1's and 0's, and Equations (11) and (16) for the signal will be upper bounded by 1 and not 2.

#### 6. OPTIMIZATION ALGORITHMS

### 6.1 Placement

The placement problem is stated as follows. Given a nanofabric architecture and a design mapped to k-input nanoblocks, place the design in the architecture to minimize a cost function that takes into account both the wire length and routing density. First, the nanofabric is divided into equally sized tiles whose size is empirically determined and depends on the design to be implemented on the nanofabric. Each tile has several nanoblocks and switch blocks. Traditionally, placement minimizes wire lengths. However, for nanofabrics, we have observed that just minimizing the wire length during placement results in overly congested designs which (i) require more vertical and horizontal wires per nanoblock and switch block, and/or (ii) results in net detours during routing. In the first case, most of the vertical and horizontals wires are pass-through signals and use diodes and switches for directional changes as explained in Section 3.3. In the second case, net detours lead to longer net lengths and ultimately results in the same effects as in the first case. Hence, our placement cost function is:

$$\sum_{n=1}^{N_{nets}} \sum_{l}^{L_n} [wire\_length_{nl} * routing\_density^l]. \tag{21}$$

Here  $wire\_length_{nl}$  is the length of the segment of a net n which passes through the lth tile, and  $L_n$  is the set of all tiles through which n passes. Also,  $rout-ing\_density^l$  denotes the current routing density of the lth tile.  $N_{nets}$  is the total number of nets in the design.

We have used the SA algorithm [Kirkpatrick et al. 1983] to provide an optimized solution to the placement problem. For the initial placement, all the input/output nodes are placed on the boundary nanoblocks in an ordered fashion as shown by the arrows along the nanofabric boundary in Figure 5. Thereafter, the logic blocks are placed inside the nanofabric, following a diagonal pattern dictated by the input/output directional constraints of the nanoblocks and switch blocks with the order of placement indicated by the zig-zagging arrow in Figure 5. Note that diagonal placement of logic blocks is intuitively expected to reduce wire lengths in the nanofabric where all nanoblocks along a diagonal are either of the type SE or of the type NW, and all switch blocks along a diagonal are either of the NS type or of the WE type (refer to Figure 1). Although this placement can potentially lead to reduced net lengths and hence, a reduced number of switches and diodes used during the initial routing phase, it quickly builds up congestion in the layout as routing progresses. For nets that are routed later during the routing phase, this congestion requires net detours and longer net lengths. Therefore, it is possible that an initial placement does not guarantee 100% routing for a certain circuit.



Fig. 5. Initial placement.

The pseudo code of our simulated annealing (SA) algorithm follows.

```
SA_Place()
          Iteration = I_0;
                                    /* initial # of iterations > 1 */
          SA_Counter = 1000;
                                    /* SA run time */
                                     /* initial temperature */
         T = T_0;
         Init_Place();
         CFN<sub>OLD</sub> = Calculate_Cost_function();
         Loop SA_Counter times
                   Loop Iteration times
                    Perturb_Placement(); /* Change placement */
                    CFN<sub>NEW</sub> = Calculate_Cost_function()
                   If ( CFN_{NEW} < CFN_{OLD} or random < e^{(CFN}_{OLD}^{--CFN})^{/T}_{NEW} ) then If (CFN_{NEW} < CFN_{OLD}) Update _best_placement(); CFN_{OLD} = CFN_{NEW};
                   End
                  End Loop
                                     /* inner loop ends
       T = \alpha * T; Iteration = \beta * Iteration;
                                                          /* \alpha < 1, \beta > 1 */
       End Loop
                            /* Simulated Annealing is out of time */
End
Perturb_Placement()
          (old_x,old_v) = Choose_random_placed_nano_block();
          (new_x,new_y) = Choose_random_empty_nano_block();
          While ( Isaboundarynode( old_x,old_y ) and not Isaboundarynode( new_x,
new_y))
                     (new_x,new_y) = Choose_random_empty_nano_block();
              Swap[(new_x,new_y),(old_x,old_y)];
End
```

The first three lines of the SA function initialize the number of iterations and the temperature. Thereafter, the initial placement is done as shown in Figure 5, and the cost of the placement is calculated using Equation (21). In the inner loop of the SA, the first call is to the function *Perturb\_Placement* which randomly selects a nanoblock that has logic mapped to it and a nanoblock which is empty. The logic is then remapped to the empty nanoblock. Note that



Fig. 6. Initial and optimized placement of the cm138a in a  $10 \times 10$  nanofabric grid.

a boundary node is swapped only with another empty boundary node. Then Calculate\_Cost function does a bounding box estimation of the routings of all nets affected by the remapping, updates the routing densities of the affected tiles involved with the affected nets, and then returns the new cost function calculated by Equation (21). If (i) the new cost function is lesser than the old one, or (ii) a randomly generated number is smaller than a threshold selected by the increase in cost function and the current temperature, the perturbation is accepted. Note that the perturbed placement is stored as the best only if the new cost is less than the old one and after verifying that a valid net routing exists for the perturbed placement. Condition (ii) helps in hill climbing so that a solution which is temporarily degraded can be selected in the hope of escaping a local minimum and ultimately finding the globally optimum solution. The higher the temperature, the higher the threshold, and the higher the probability that a random number is less than the threshold to allow hill climbing. Initially, the temperature is set high to encourage hill climbing, and, as SA proceeds, the temperature is reduced using the constant cooling factor  $\alpha < 1$ , while the number of iterations in the inner loop is increased by a factor of  $\beta$ . Finally, the algorithm terminates when the outer loop time outs.

Figure 6 shows the result of placing the cm138a MCNC benchmark circuit using the SA algorithm. The shaded nanoblocks have logic implementations or input/output pads in them. In Figure 6(a), we have the preplacement scenario, while Figure 6(b) shows the distributed occupancy of logic to reduce routing congestion. The reduction in the use of diodes and switches for the placement of Figure 6(b) was discussed in Section 7.

#### 6.2 Topology Selection and Routing

Given a placed design in a nanofabric, the next problem to solve is net routing. Using the variables of Section 5, we do a design space exploration to select net

topologies and route nets subject to the different constraints of Section 5. The measure of design quality is the total number of diodes (from Equation (15)) and switches (from Equation (16)) used. We use a modified version of the placement SA algorithm for simultaneous topology selection and net routing. Note that the design space exploration as discussed in Section 5 simultaneously explores different topologies and routes for different nets. The SA algorithm for topology selection and routing follows:

```
SA_Route()
                             /* initial # of iterations > 1 */
      Iteration = I_0;
      SA_Counter = 1000; /* SA run time */
                       /* initial temperature */
      T=T_0;
      Init_Route();
      D_old = Calculate_diodes_used():
      S_old = Calculate_switches_used():
      CFN\_route_{OLD} = D\_old + S\_old;
      Loop SA_Counter times
      Loop Iteration times
              Perturb_Routing(): /* Change routing */
   D_new = Calculate_diodes_used();
      S_new = Calculate_switches_used();
   CFN\_route_{NEW} = D\_new + S\_new;
              If (CFN\_route_{NEW} < CFN\_route_{OLD}) \text{ or random} < e^{(CFN\_route_{OLD} - CFN\_route)} / T_{NEW})
   If (CFN_route_NEW < CFN_route_OLD) Update _best_routing();
      CFN_{route_{OLD}} = CFN_{route_{NEW}};
             End
      End Loop
                         /* inner loop ends
      T = \alpha * T: Iteration = \beta * Iteration;
                                                   /* \alpha < 1, \beta > 1 */
                         /* Simulated Annealing is out of time */
      End Loop
End
Perturb_Routing()
      Select a net n randomly;
   New_route = route of net n;
      Num_blotted_nodes = random_number():
      Get_bounding_box( New_route ):
      Loop Num_blotted_nodes times within bounding box of New_route
            (x,y) = Choose\_random\_node\_in\_grid();
            COLOR(x,y) = BLACK;
      End Loop
      Do
           Reroute( n );
           If route not found, increase bounding box;
      While route not found by DFS:
   Return New_route = route of net n;
End
```

The differences between the SA techniques for placement and routing are the initial starting point selection functions, the cost calculation functions, and the perturbation functions. Since the best placement from Section 6.1 guarantees routing, the initial placement and routing for this step are determined from the results of the optimization in Section 6.1. The cost of the topological selection and routing is calculated using Equations (15) and (16), as explained earlier. The  $Perturb\_Routing$  function selects a net n randomly, finds its route bounding box,

blacks out or prohibits routing through certain randomly chosen nanoblocks and switch blocks, and runs a depth-first search inside the bounding box to find an alternate topology and route, while satisfying the constraints of Section 5. If a new route is not found, the size of the bounding box is adaptively incremented until a route is found.

## 6.3 Integrated Optimization

The integrated optimization of placement and topology selection and routing uses the SA approach described in the following. The initial placement and routing is the same as that for the routing optimization described in Section 6.2, and the cost function is calculated similar to the case of routing optimization. However, for the integrated optimization, after the placement is perturbed using the same functions as that for the SA-based placement optimization of Section 6.1, the nets affected by the perturbation are actually routed to satisfy the constraints of Section 5 in every iteration. If the new cost function calculated using Equations (15) and (16) is smaller than the old one, the best placement and routing solution is saved. The rest of the SA method is similar to the previous optimization algorithms.

```
SA_PandR()
          lieration = I_0;
                                       /* initial # of iterations ≥ 1 */
          SA\_Counter = 1000;
                                       /* SA run time */
          T=T_0;
                           /* initial temperature */
          Init_placement_and_route( );
          D_old = Calculate_diodes_used();
          S_old = Calculate_switches_used();
          CFN_{OLD} = D\_old + S\_old;
          Loop SA_Counter times
                    Loop Iteration times
                                                            /* Change placement */
                            Perturb_Placement();
                            Get_route_for_current_placement();
                            D_new = Calculate_diodes_used();
          S_new = Calculate_switches_used();
                            CFN_{NEW} = D\_new + S\_new;
                            If (CFN_{NEW} < CFN_{OLD} \text{ or random } < e^{(CFN_{OLD} - CFN)/T}) then
   If (CFN_{NEW} < CFN_{OLD}) Update _best_placement_routing();
          CFN_{OLD} = CFN_{NEW};
                    End Loop
                                       /* inner loop ends *
          T = \alpha * T; Iteration = \beta * Iteration;
                                                            /* \alpha < 1, \beta > 1 */
          End Loop
                           /* Simulated Annealing is out of time */
End
```

#### 7. EXPERIMENTS AND RESULTS

The benchmark circuits we have chosen are from the MCNC (www.mcnc.org) suite. These circuits are first placed as shown in Figure 5. Note that this initial placement does not always guarantee routing. Thereafter the placement is optimized using the SA algorithm of Section 6.1 which guarantees routability, followed by the SA-based routing as discussed in Section 6.2. The results of this approach are tabulated in Table I. For all our experiments, the SA parameters

# Placed # Diodes Run Time # Switches Circuit Nodes #Routes Grid Size Tile Size (D) (S) (secs) 9sym 282 601  $100 \times 100$  $25 \times 25$ 22752 21642 2  $300 \times 300$ 1947219 alu4 2084 5408  $75 \times 75$ 2864678 1459  $200 \times 200$ apex1 1356 2918  $50 \times 50$ 253120 188127 28 2520 6740  $300 \times 300$  $75 \times 75$ 4957648 1954684 8051 apex2 apex4 1919 4771  $200 \times 200$  $50 \times 50$ 509565 396629 43 C17 18 26  $10 \times 10$ 39  $4 \times 4$ 43 0 C1908 743 1255  $100 \times 100$  $25 \times 25$ 30992 28713 2 C432\_N 261 372  $50 \times 50$  $12 \times 12$ 5369 6148 1 C6288 2608 4896  $250 \times 250$  $60 \times 60$ 233420 221615 13 C880 493 748  $100 \times 100$  $25\times25$ 26472 24346 5 Cordic 2593 5221  $300 \times 300$  $75 \times 75$ 632877 517453 4500 Count 200 270  $50\times 50$  $12 \times 12$ 4498 4358 cm138a 27 40  $10\times 10$  $4 \times 4$ 102 90 0 50  $60 \times 60$ decod 81  $15 \times 15$ 783 752 0 4206 ex5p 1645  $200 \times 200$  $50 \times 50$ 432012 410948 45 60240 495 702  $100 \times 100$  $25 \times 25$ 75740example2 4 22 60 18  $10 \times 10$ 0 majority  $4 \times 4$ 64 5110  $\overline{60 \times 60}$ 2074896 2163  $250 \times 250$ 1578837 1911 misex3 sqrt8ml 222 370  $\overline{60 \times 60}$  $15 \times 15$ 75247619 1 3598 tseng 1619  $300 \times 300$  $75 \times 75$ 635761 522543 84 2 58 79  $15 \times 15$ 250 298 z4ml  $4 \times 4$ 

Table I. SA Placement Followed by SA Routing

that produce optimal results are empirically found to be initial temperature  $T_0=3000,$  cooling factor  $\alpha=0.75,$  iteration amplifier  $\beta=1.6,$  initial number of iterations  $I_0=100,$  and total annealing runtime of 1,000 units, which is the number of times the outer loop in the algorithm is executed. In Table I, the first column shows the benchmarks, followed in column 2 by the number of nanoblocks to which the logic is mapped. The number of source-sink pairs for the nets in a design is shown in column 3. The size of the nanofabric grids used for the layout in terms of number of nanoblocks and switch blocks is shown in the next column, followed by design-specific empirically-determined sizes of tiles (refer to Section 6.1) in column 5. The size of each tile that the nanofabric is divided into has been optimally found to use the minimum number of diodes and switches, when

 $Size = (number\ of\ rows\ in\ nanofabric/4) * (number\ of\ columns\ in\ nanofabric/4).$ 

The next two columns in Table I show the number of diodes and switches used in the design implementation. Runtimes for our optimization in seconds are shown in the last column. Since most of our benchmarks have high routing densities, we found that a nanoblock with 100 horizontal and 100 vertical wires is suitable for completely routing all circuits. Note that in more congested benchmarks as many as 50% of the wires are used for passing variables.

In Table II, we have compared the number of diodes and switches used for design implementations with the initial zig-zagging placement of Figure 5 and with no placement or routing optimization. For a placed circuit, routes are found using the method described in the first paragraph of Section 5, and the

| Circuit  | #Diodes (D)      |  |  | #Switches (S) | %Increase (D + S) |
|----------|------------------|--|--|---------------|-------------------|
| 9sym     | 26405            |  |  | 22389         | 9.91              |
| alu4     | Routes not found |  |  |               | _                 |
| apex1    | Routes not found |  |  | _             |                   |
| apex2    | Routes not found |  |  | _             |                   |
| apex4    | Routes not found |  |  |               | _                 |
| C17      | 45               |  |  | 46            | 10.98             |
| C1908    | 32596            |  |  | 30471         | 5.63              |
| C432_N   | 6505             |  |  | 6395          | 12.01             |
| C6288    | Routes not found |  |  | _             |                   |
| C880     | 32864            |  |  | 28473         | 20.7              |
| Cordic   | Routes not found |  |  | _             |                   |
| Count    | 4627             |  |  | 4452          | 2.52              |
| cm138a   | 114              |  |  | 91            | 6.77              |
| decod    | 892              |  |  | 802           | 10.37             |
| ex5p     | Routes not found |  |  |               | _                 |
| example2 | Routes not found |  |  |               | _                 |
| majority | 70               |  |  | 71            | 13.71             |
| misex3   | Routes not found |  |  |               | _                 |
| sqrt8ml  | 8631             |  |  | 7971          | 14.86             |
| tseng    | Routes not found |  |  |               | _                 |
| z4ml     | 252              |  |  | 315           | 3.47              |

Table II. Results of Initial Placement and No Optimization

optimizations of Section 6.2 are not used. The first valid route found for a net is chosen. Note that in some cases no routes were found, and hence the number of diodes and switches used cannot be calculated. For those benchmarks for which routing can be completed, we saw that the approach of Table I reduced the number of diodes and switches used by 10% on average. This is not an indication of the true effectiveness of the optimization method used to generate Table I because for the bigger and more complex benchmark circuits where our optimizations are more effective, it was not possible to complete routing.

Finally, the MCNC benchmark circuits are placed and routed on a nanofabric using our integrated placement and routing algorithm of Section 6.3. As shown in Table III, a reduction of as much as 24% in the number of diodes and switches used is achieved using the integrated optimizations compared to the method of Table I. Note that the largest improvements are in the bigger benchmarks; this implies the effectiveness and scalability of our methodology. On average, a 12% reduction in the number of diodes and switches used is achieved by the integrated method compared to an approach with separate placement and routing optimizations. The average number is pessimistic because it has been lowered by the inclusion of several smaller benchmarks where the optimizations could not improve results significantly. For both Tables I and III, we have kept the tile size and the grid size for respective circuits unchanged so that a comparative analysis can be done.

### 8. CONCLUSIONS AND ONGOING WORK

In this work, we present an integrated placement, net topology generation, and routing algorithm for minimizing the number of diodes and switches used for

% Red # Placed # Diodes # Switches | Run Time Circuit Nodes # Routes Grid Size Tile Size (D) (S) (D + S)(secs) 9sym 283 602  $100 \times 100$  $25 \times 25$ 20792 20973 5 6.33  $300 \times 300$ 1847219 alu4 2085 5409  $75 \times 75$ 1799041 2500 24.22 apex1 1357 2919  $200 \times 200$  $50 \times 50$ 190950 188061 55 14.11 2521 6741  $300 \times 300$  $75 \times 75$ 3419311 2164693 12000 19.22 apex2 apex4 1920 4772  $200 \times 200$  $50 \times 50$ 375892 396514 84 14.76 C17 19 26  $10 \times 10$  $4 \times 4$ 37 17.07 31 0 C1908 743 1255  $100 \times 100$  $25 \times 25$ 26978 28662 7.31 4 C432\_N 261 372  $50 \times 50$  $12 \times 12$ 5089 6092 2 2.92 C6288 2608 4896  $250 \times 250$  $60 \times 60$ 208163 211614 27 7.75 C880 493 748  $100 \times 100$  $25\times25$ 23834 24002 10 5.88 Cordic 2593 5221  $300 \times 300$  $75 \times 75$ 500695 510288 9000 12.11Count 200 270  $50 \times 50$  $12 \times 12$ 4304 4328 2.533 cm138a 27 40  $10 \times 10$  $4 \times 4$ 80 82 0 15.6350 81  $60 \times 60$  $15 \times 15$ 638 636 decod 1 171645 371938 16.16 exp5 4206  $200 \times 200$  $50 \times 50$ 334777 90 66069 495 60222 702  $100 \times 100$  $25 \times 25$ 7.13 example 2 9 18 49 10.53 22  $10 \times 10$ 53 0 majority  $4 \times 4$  $\overline{5110}$  $\overline{60 \times 60}$ 19571942163  $250 \times 250$ 1368838 3800 8.97 misex3 sqrt8ml 222 370  $60 \times 60$  $15 \times 15$ 6943 75114.55 2  $75 \times 75$ 570753 tseng 1619 3598  $300 \times 300$ 452496 170 13.89 22.08 z4ml 59 80  $15 \times 15$ 192 235  $4 \times 4$ 5

Table III. Integrated SA Placement and Routing

design implementations on molecular diode-based chemically self-assembled nanofabrics. Constraint equations that reflect the unique properties of the underlying nanofabric such as the relations between routing and the number of diodes used for realizing logic inside nanoblocks are identified. A scalable and practical approach based on simulated annealing is implemented for the optimization of the algorithm, while incorporating these constraints. Experimental results using MCNC benchmark circuits show that, on average, the integrated optimization reduces the number of diodes and switches by 12% when compared to designs where placement and routing optimizations are done separately. The reduction achieved is as high as 24% for the alu4 benchmark, and, in general, we observed that the bigger the benchmark, the larger the reduction in the number of active devices. Although we have selected a nanofabric architecture based on Goldstein and Budiu [2001] and the nanoblock sizes are based on the benchmark characteristics, our NanoEDA design flows enable different nanoarchitectural explorations. Similar routing-dependent logic constraints are thought to exist in other nanofabric architectures. The integrated placement and routing techniques proposed in this work can potentially be extended to these emerging nanoarchitectures. Future work in this area can be benchmarked against our results.

Our current work is focused on developing a nanofabric-specific logic synthesis frontend tool for the NanoEDA flow of Section 4. The other area of related research we are doing is in introducing fault tolerance in the NanoEDA flow. In this article, we are assuming all nanoblocks and switch blocks operate without faults. Our future work will incorporate probabilistic distributions for both

transient and permanent faults in our SA-based algorithm. The placement and routing algorithm will be modified to achieve improved performance and area under faulty conditions.

#### REFERENCES

- Betz, V. and Rose, J. 1997. VPR: A new packing, placement and routing tool for FPGA research. In *Proceedings of the 7th International Workshop on Field-Programmable Logic and Applications*. 213–222.
- Betz, V., Rose, J., and Marquardt, A. 1999. Architecture and CAD for Deep-Submicron FPGAs. Kluwer Academic Publishers, Boston, MA.
- Chen, J., Reed, M. A., Rawlett, A. M., and Tour, J. M. 1999. Observation of a large on-off ratio and negative differential resistance in an electronic molecular switch. *Science* 286, 1550–1552.
- CHEN, J. AND REED, M. A. 2000. Molecular wires, switches and memories. In Proceedings of the International Conference on Molecular Electronics, December 2000, Kona, HI.
- COLLIER, C. P., MATTERSTEIG, G., WONG, E., LUO, Y., BEVERLY, K., SAMPAIO, J. S., RAYMO, F., STODDART, J., AND HEATH, J. 2000. A catenane-based solid state reconfigurable switch. Science 289, 1172–1175.
- Collier, C. P., Wong, E. W., Belohradsky, M., Raymo, F. M., Stoddart, J. F., Kuekes, P. J., Williams, R. S., and Heath, J. R. 1999. Electronically configurable molecular-based logic gates. *Science* 285, 391–394.
- Cui, Y. and Lieber, C. 2001. Functional nanoscale electronic devices assembled using silicon nanowire building blocks. *Science* 291, 851.
- Cui, Y., Lieber, C., Lauhon, L., Gudiksen, M., and Wang, J. 2001. Diameter controlled synthesis of single crystal silicon nanowires. *Appl. Physics Lett.* 78, 15, 2214–2216.
- Datta, K., Mukherjee, A., and Ravindran, A. 2005. Routing for reliability in molecular diodebased nanofabrics. In *Proceedings of the 8th Military and Aerospace Programmable Logic Device International Conference* (Sept.).
- DeHon, A. 2005. Design of programmable interconnect for sublithographic programmable logic arrays. In *Proceedings of the International Symposium on Field-Programmable Gate Arrays* (Feb.). 127–137.
- DEHON, A. 2003. Array-based architecture for FET-based, nanoscale electronics. *IEEE Trans. Nanotech.* 2, 1, 23–32.
- DeHon, A., Lincoln, P., Savage, J. E. 2003. Stochastic assembly of sublithographic nanoscale interfaces. *IEEE Trans. Nanotech.* 2, 3, 165–174.
- Derycke, V., Martel, R., Appenzeller, J., and Avouris, P. 2001. Carbon nanotube inter- and intramolecular logic gates. *Nano Lett.* 1, 9, 453–456.
- Goldstein, S. C. and Budiu, M. 2001. Nanofabrics: Spatial computing using molecular electronics. In *Proceedings of the 28th Annual International Symposium on Computer Architecture*. Gotenbörg, Sweden (June). 178–189.
- GOLDSTEIN, S. C. AND ROSEWATER, D. 2002. What makes a good molecular scale computer device? Tech. rep. School of Computer Science, Carnegie Mellon University, CMU-CS-02-181 (Sept.).
- Gudiksen, M. S., Wang, J., and Lieber, C. M. 2001. Synthetic control of the diameter and length of semiconductor nanowires. *J. Physical Chem. B* 105, 4062–4064.
- HUANG, Y., DUAN, X., CUI, Y., LAUHON, L., KIM, K.-H., AND LIEBER, C. 2001a. Logic gates and computation from assembled nanowire building blocks. Science 294, 1313.
- Huang, Y., Duan, X., Wei, Q., and Lieber, C. 2001b. Directed assembly of one dimensional nanostructures into functional networks. *Science* 291, 630–633.
- Kamins, T. I., Williams R. S., Chen, Y., Chang, Y.-L., and Chang Y. A. 2000. Chemical vapor deposition of Si nanowires nucleated by TiSi2 islands on Si. *Appl. Physics Lett.* 76, 562–564
- Kirkpatrick, S., Gelatt, C. Jr., and Vecchi, M. 1983. Optimization by simulated annealing. Science 220, 671-680.
- Luo, Y., Collier, C. P., Nielsen, K., Jeppesen, J., Perkins, J., Deionno, E., Pease, A., Stoddart, J. F., and Heath, J. R. 2002. Molecular electronics random access memory circuits. *J. ChemPhysChem* 3, 519.

MA, X., STRUKOV, D. B., LEE, J. H., AND LIKHAREV, K. K. 2005. Afterlife for silicon: CMOL circuit architectures. In *Proceedings of the 5th IEEE Conference on Nanotechnology 1*, 11–15 (May), 175–178.

MCNC. url: www.mcnc.org.

MISHRA, M. AND GOLDSTEIN, S. C. 2003. Defect tolerance at the end of the roadmap. In *Proceedings of International Test Conference*. 1201–1210.

Morales, A. and Lieber, C. 1998. A laser ablation method for the synthesis of crystalline semi-conductor nanowires. *Science* 279, 208–211.

 $RASP\text{-}syn. \quad url: \ http://ballade.cs.ucla.edu/software\_release/rasp/htdocs.$ 

Rueckes, T., Kim, K., Joselevich, E., Tseng, G. Y., Cheung, C.-L., and Lieber, C. M. 2000. Carbon nanotube based nonvolatile random access memory for molecular computing. *Science* 289, 94–97. Semiconductor Industries Association Roadmap. http://public.itrs.net.

Soh, C., Quate, C., Morpurgo, C., Marcus, C., Kong, C., and Dai, C. 1999. Integrated nanotube circuits: Controlled growth and ohmic contacting of single-walled carbon nanotubes. *Appl. Physics* 

Lett. 75, 5, 627–629.

Stan, M. R., Franzon, P. D., Goldstein, S. C., Lach, J. C., and Ziegler, M. M. 2003. Molecular electronics: From devices and interconnect to circuits and architecture. In *Proceedings of the IEEE Conference on Molecular Electronics* (Nov). 1940–1957.

Strukov, D. B. and Likharev, K. K. CMOL FPGA: A reconfigurable architecture for hybrid digital circuits with two-terminal nanodevices. *IEEE Trans. Nanotechn.* To appear.

Trans, S. J., Verschueren, A. R. M., and Dekker, C. 1998. Room-temperature transistor based on a single carbon nanotube. *Nature* 393, 49–51.

VPR AND VPACK. url: http://www.eecg.toronto.edu/~vaughn/vpr/vpr.html.

Wind, S. J., Appenzeller, J., Martel, R., Deycke, V., and Avouris, P. 2002. Vertical scaling of carbon nanotube field-effect transistors using top gate electrodes. *Appl. Physics Lett.* 80, 20, 3817–3819. SIS logic synthesis package. url:www-cad.eecs.berkeley.edu.

Received November 2005; revised June 2006; accepted July 2006 by Krishnendu Chakrabarty